中耳炎是什么| 种生基是什么意思| 再生聚酯纤维是什么面料| 七月三号是什么日子| 关节痛挂号挂什么科| 什么毛什么血| 咽炎吃什么药最有效| 肠道感染用什么抗生素| 中国属于什么亚| 骨骼肌率是什么意思| 三个女是什么字| 甲状腺结节挂什么科室| 汇字五行属什么| 苦瓜泡水喝有什么功效| 回迁是什么意思| 梦见自己小便是什么意思| 脑膜炎吃什么药| 洋葱不能跟什么一起吃| 手球是什么运动| 兔子可以吃什么| 脚趾痒是什么原因| 粘米粉是什么粉| 甲功能5项检查是查的什么| 壶嘴为什么不能对着人| 宫腔回声不均匀什么原因| 二十年婚姻是什么婚| 吃什么药能冲开宫腔粘连| 胃火吃什么中成药| 风湿免疫科是看什么病的| 海马体是什么| 什么是词性| 石榴叶子泡水喝有什么功效| 传染病八项包括什么| 靓女是什么意思| 八婆是什么意思| 红颜知己是什么意思| 吃大蒜有什么好处| 护理是什么意思| 古代上班叫什么| 梦见蒸馒头是什么意思| 无功无过是什么意思| 甜瓜是什么瓜| 为什么叫川普| 青羊药片有什么功效| 扁桃体结石有什么危害| 肝回声稍密是什么意思| ics是什么药| 粘纤是什么| 皮肤偏黄适合穿什么颜色的衣服| pf是什么意思| 胃不好吃什么好消化又有营养| 甲硝唑有什么副作用| 结婚36年是什么婚| 弥月之喜是什么意思| 儿童腮腺炎吃什么药| 表挂在客厅什么位置好| 塑料是用什么做的| 西字五行属什么| 阿尔茨海默症是什么病| 什么除湿气效果最好| 胸外科是看什么病的| esd手术是什么意思| 海外是什么意思| 虎都男装属于什么档次| 液蜡是什么| 止盈什么意思| 心机重的人弱点是什么| 肺纤维化什么意思| 世交是什么意思| 鱼跳出鱼缸有什么征兆| 奶茶三兄弟是什么| 缺钾最明显的症状是什么| 经产妇是什么意思| 学习是什么| 市宣传部长是什么级别| 牛奶不能和什么一起吃| 1945年是什么年| 右肺下叶纤维化灶是什么意思| 中央政法委书记什么级别| 92属什么| 宫外孕破裂有什么症状| 2月15日什么星座| 沮丧是什么意思| 龟皮痒用什么药膏| 沙土地适合种什么农作物| 拔智齿第二天可以吃什么| 犄角旮旯是什么意思| 嘉靖为什么不杀严嵩| 人血白蛋白适合什么人| 什么是冷战| 病是什么结构| 肾精是什么| 梅花像什么| pcr是什么意思| 吃烧烤后吃什么水果可以帮助排毒| 混合型高脂血症是什么意思| 乐加是什么药| 什么叫割礼| 早上喝一杯温开水有什么好处| 淋巴结肿大是什么样子| 膝盖跪着疼是什么原因| 11月18号是什么星座的| 世界上最小的动物是什么| 肛裂是什么感觉| 女人喜欢黑色代表什么| 静脉曲张吃什么药最好| 怀孕能吃什么水果| 十月十二号是什么星座| 面瘫什么意思| 辣椒是什么生肖| 皮肤痒用什么药最好| 心脏疼吃什么药| 喉咙痛吃什么药| 女人梦见好多蛇是什么预兆| 火钳刘明什么意思| 黑色裤子配什么颜色t恤| 肺癌晚期有什么症状| 上师是什么意思| 行长是什么级别| 肌肉僵硬是什么原因| 免贵姓是什么意思| 为什么印度叫阿三| 古驰是什么牌子| 哈伦裤配什么鞋子好看| 中耳炎用什么药最好| 子弟是什么意思| 粉蒸肉的粉是什么粉| 跌打损伤挂什么科| 固本培元是什么意思| 罐肠什么意思| 安然无恙是什么意思| 不加一笔是什么字| 毛泽东属相是什么| 头孢是什么| 世界上最大的东西是什么| 男人很man是什么意思| 痛经吃什么药好| 植物功能紊乱吃什么药| 中国肤药膏有什么功效| 秦始皇墓为什么不敢挖| 孕妇为什么不能参加婚礼| 讹人是什么意思| 什么东西补钾| 安徽菜属于什么菜系| 左眼皮一直跳是什么意思| 江诗丹顿属于什么档次| 荨麻疹涂什么药膏| spiderking是什么牌子| 胸腺肿瘤是什么病| 梦见抽血是什么预兆| 什么满园| 梦见一条大蟒蛇是什么征兆| 为什么男人喜欢女人的胸| 类风湿不能吃什么食物| 泡黄芪水喝有什么好处| 孟子是什么时期的人| 犹太人割礼是什么意思| 月经前有褐色分泌物是什么原因| 部队指导员是什么级别| 银灰色五行属什么| 什么叫强迫症| 复诊是什么意思| 蝙蝠属于什么动物| lxy是什么意思| 美人尖是什么| 男戴观音女戴佛有什么讲究| 排骨烧什么好吃| 77代表什么意思| lsd是什么| 起鸡皮疙瘩是什么原因| 体重突然下降是什么原因| 手上为什么长湿疹| 政治面貌填什么| 吕布属什么生肖| 下巴长痘痘用什么药| 嗳气是什么| 家里养什么花最好| 纯磨玻璃结节是什么意思| 尿酸高什么原因| lee属于什么档次| 手发麻发木是什么病的前兆| 水瓶座是什么象| 什么球不能拍| 冠心病什么症状表现| 心脏不好吃什么药最好| 病毒性心肌炎吃什么药| 睡不着觉有什么办法| 尿酸高吃什么中药| 5羟色胺是什么| 今天是什么日子老黄历| 正营级是什么军衔| 什么火海| 臀纹不对称有什么影响| 恢复伤口吃什么好得快| 宫缩是什么原因引起的| 备孕不应该吃什么| 做梦梦见大火是什么意思| 胰腺炎恢复期吃什么好| chick是什么意思| 西安五行属什么| 肺气不足吃什么食物可以补肺气| 什么是耐药性| g750是什么金| 钙化结节是什么意思| 美人是什么生肖| 香蕉是什么季节的| 淋巴门结构可见是什么意思| 每天经常放屁什么原因| 讹诈是什么意思| 康复治疗技术学什么| 四周岁打什么疫苗| 不假思索的假是什么意思| 人生苦短是什么意思| 湿气重有什么表现症状| 上窄下宽的脸型适合什么发型| 下缘达宫颈内口是什么意思| 尿隐血是什么问题| 闻字五行属什么| 夏侯霸为什么投降蜀国| 吃什么能消除脂肪瘤| 慢性胃炎用什么药效果最好| 梦见好多水是什么预兆| 开封有什么大学| 搪瓷杯为什么被淘汰了| 得了幽门螺杆菌是什么症状| 轻度脑萎缩是什么意思| 七月十三什么星座| 去医院打耳洞挂什么科| 渐入佳境是什么意思| 我什么都可以| 什么食物蛋白质含量高| 念旧的人是什么样的人| 为什么不能近亲结婚| 兄弟左右来是什么生肖| 3加2是什么意思| 40年是什么婚姻| 为什么感冒喝白酒好了| 艾草长什么样| 什么时候长智齿| 粉瘤不切除有什么危害| 女人喝咖啡有什么好处和坏处| 嗯嗯什么意思| 很难怀孕是什么原因| psv是什么| 梦见车掉水里了什么征兆| 20分贝相当于什么声音| 肝经湿热吃什么中成药| 膀胱壁增厚毛糙是什么意思| 高血压的人不能吃什么| 潜血弱阳性是什么意思| 盆底肌松弛有什么影响| 什么样的高山| 阳性阴性是什么意思| 铁扇公主是什么妖精| 什么是偏光眼镜| 白羊座是什么象星座| 密送是什么意思| hiv是什么| 棉花是什么时候传入中国的| 女命正印代表什么| 血清谷丙转氨酶偏高是什么意思| 重症肌无力用什么药| zm是什么意思| 水鱼是什么意思| 百度

节育环嵌顿是什么意思

百度 这是继2016年二手车交易量突破千万大关后,连续第二年高速增长。

A digital signal processor (DSP) is a specialized microprocessor chip, with its architecture optimized for the operational needs of digital signal processing.[1]:?104–107?[2] DSPs are fabricated on metal–oxide–semiconductor (MOS) integrated circuit chips.[3][4] They are widely used in audio signal processing, telecommunications, digital image processing, radar, sonar and speech recognition systems, and in common consumer electronic devices such as mobile phones, disk drives and high-definition television (HDTV) products.[3]

An L7A1045 DSP chip, as used in several Akai samplers and the Hyper Neo Geo 64 arcade board
The NeXTcube from 1990 had a Motorola 68040 (25 MHz) and a digital signal processor Motorola 56001 with 25 MHz which was directly accessible via an interface.

The goal of a DSP is usually to measure, filter or compress continuous real-world analog signals. Most general-purpose microprocessors can also execute digital signal processing algorithms successfully, but may not be able to keep up with such processing continuously in real-time. Also, dedicated DSPs usually have better power efficiency, thus they are more suitable in portable devices such as mobile phones because of power consumption constraints.[5] DSPs often use special memory architectures that are able to fetch multiple data or instructions at the same time.

Overview

edit
 
A typical digital processing system

Digital signal processing (DSP) algorithms typically require a large number of mathematical operations to be performed quickly and repeatedly on a series of data samples. Signals (perhaps from audio or video sensors) are constantly converted from analog to digital, manipulated digitally, and then converted back to analog form. Many DSP applications have constraints on latency; that is, for the system to work, the DSP operation must be completed within some fixed time, and deferred (or batch) processing is not viable.

Most general-purpose microprocessors and operating systems can execute DSP algorithms successfully, but are not suitable for use in portable devices such as mobile phones and PDAs because of power efficiency constraints.[5] A specialized DSP, however, will tend to provide a lower-cost solution, with better performance, lower latency, and no requirements for specialised cooling or large batteries.[citation needed]

Such performance improvements have led to the introduction of digital signal processing in commercial communications satellites where hundreds or even thousands of analog filters, switches, frequency converters and so on are required to receive and process the uplinked signals and ready them for downlinking, and can be replaced with specialised DSPs with significant benefits to the satellites' weight, power consumption, complexity/cost of construction, reliability and flexibility of operation. For example, the SES-12 and SES-14 satellites from operator SES launched in 2018, were both built by Airbus Defence and Space with 25% of capacity using DSP.[6]

The architecture of a DSP is optimized specifically for digital signal processing. Most also support some of the features of an applications processor or microcontroller, since signal processing is rarely the only task of a system. Some useful features for optimizing DSP algorithms are outlined below.

Architecture

edit

Software architecture

edit

By the standards of general-purpose processors, DSP instruction sets are often highly irregular; while traditional instruction sets are made up of more general instructions that allow them to perform a wider variety of operations, instruction sets optimized for digital signal processing contain instructions for common mathematical operations that occur frequently in DSP calculations. Both traditional and DSP-optimized instruction sets are able to compute any arbitrary operation but an operation that might require multiple ARM or x86 instructions to compute might require only one instruction in a DSP optimized instruction set.

One implication for software architecture is that hand-optimized assembly-code routines (assembly programs) are commonly packaged into libraries for re-use, instead of relying on advanced compiler technologies to handle essential algorithms. Even with modern compiler optimizations hand-optimized assembly code is more efficient and many common algorithms involved in DSP calculations are hand-written in order to take full advantage of the architectural optimizations.

Instruction sets

edit

Data instructions

edit
  • Saturation arithmetic, in which operations that produce overflows will accumulate at the maximum (or minimum) values that the register can hold rather than wrapping around (maximum+1 doesn't overflow to minimum as in many general-purpose CPUs, instead it stays at maximum). Sometimes various sticky bits operation modes are available.
  • Fixed-point arithmetic is often used to speed up arithmetic processing.
  • Single-cycle operations to increase the benefits of pipelining.

Program flow

edit

Hardware architecture

edit

Memory architecture

edit

DSPs are usually optimized for streaming data and use special memory architectures that are able to fetch multiple data or instructions at the same time, such as the Harvard architecture or Modified von Neumann architecture, which use separate program and data memories (sometimes even concurrent access on multiple data buses).

DSPs can sometimes rely on supporting code to know about cache hierarchies and the associated delays. This is a tradeoff that allows for better performance[clarification needed]. In addition, extensive use of DMA is employed.

Addressing and virtual memory
edit

DSPs frequently use multi-tasking operating systems, but have no support for virtual memory or memory protection. Operating systems that use virtual memory require more time for context switching among processes, which increases latency.

History

edit
 
TRW TDC1010 multiplier-accumulator

Development

edit

In 1976, Richard Wiggins proposed the Speak & Spell concept to Paul Breedlove, Larry Brantingham, and Gene Frantz at Texas Instruments' Dallas research facility. Two years later in 1978, they produced the first Speak & Spell, with the technological centerpiece being the TMS5100,[15] the industry's first digital signal processor. It also set other milestones, being the first chip to use linear predictive coding to perform speech synthesis.[16] The chip was made possible with a 7 μm PMOS fabrication process.[17]

In 1978, American Microsystems (AMI) released the S2811.[3][4] The AMI S2811 "signal processing peripheral", like many later DSPs, has a hardware multiplier that enables it to do multiply–accumulate operation in a single instruction.[18] The S2281 was the first integrated circuit chip specifically designed as a DSP, and fabricated using vertical metal oxide semiconductor (VMOS, V-groove MOS), a technology that had previously not been mass-produced.[4] It was designed as a microprocessor peripheral, for the Motorola 6800,[3] and it had to be initialized by the host. The S2811 was not successful in the market.

In 1979, Intel released the 2920 as an "analog signal processor".[19] It had an on-chip ADC/DAC with an internal signal processor, but it didn't have a hardware multiplier and was not successful in the market.

In 1980, the first stand-alone, complete DSPs – Nippon Electric Corporation's NEC μPD7720 based on the modified Harvard architecture[20] and AT&T's DSP1 – were presented at the International Solid-State Circuits Conference '80. Both processors were inspired by the research in public switched telephone network (PSTN) telecommunications. The μPD7720, introduced for voiceband applications, was one of the most commercially successful early DSPs.[3]

The Altamira DX-1 was another early DSP, utilizing quad integer pipelines with delayed branches and branch prediction.[citation needed]

Another DSP produced by Texas Instruments (TI), the TMS32010 presented in 1983, proved to be an even bigger success. It was based on the Harvard architecture, and so had separate instruction and data memory. It already had a special instruction set, with instructions like load-and-accumulate or multiply-and-accumulate. It could work on 16-bit numbers and needed 390 ns for a multiply–add operation. TI is now the market leader in general-purpose DSPs.

About five years later, the second generation of DSPs began to spread. They had 3 memories for storing two operands simultaneously and included hardware to accelerate tight loops; they also had an addressing unit capable of loop-addressing. Some of them operated on 24-bit variables and a typical model only required about 21 ns for a MAC. Members of this generation were for example the AT&T DSP16A or the Motorola 56000.

The main improvement in the third generation was the appearance of application-specific units and instructions in the data path, or sometimes as coprocessors. These units allowed direct hardware acceleration of very specific but complex mathematical problems, like the Fourier-transform or matrix operations. Some chips, like the Motorola MC68356, even included more than one processor core to work in parallel. Other DSPs from 1995 are the TI TMS320C541 or the TMS 320C80.

The fourth generation is best characterized by the changes in the instruction set and the instruction encoding/decoding. SIMD extensions were added, and VLIW and the superscalar architecture appeared. As always, the clock-speeds have increased; a 3 ns MAC now became possible.

Modern DSPs

edit

Modern signal processors yield greater performance; this is due in part to both technological and architectural advancements like lower design rules, fast-access two-level cache, (E)DMA circuitry, and a wider bus system. Not all DSPs provide the same speed and many kinds of signal processors exist, each one of them being better suited for a specific task, ranging in price from about US$1.50 to US$300.

Texas Instruments produces the C6000 series DSPs, which have clock speeds of 1.2 GHz and implement separate instruction and data caches. They also have an 8 MiB 2nd level cache and 64 EDMA channels. The top models are capable of as many as 8000 MIPS (millions of instructions per second), use VLIW (very long instruction word), perform eight operations per clock-cycle and are compatible with a broad range of external peripherals and various buses (PCI/serial/etc). TMS320C6474 chips each have three such DSPs, and the newest generation C6000 chips support floating point as well as fixed point processing.

Freescale produces a multi-core DSP family, the MSC81xx. The MSC81xx is based on StarCore Architecture processors and the latest MSC8144 DSP combines four programmable SC3400 StarCore DSP cores. Each SC3400 StarCore DSP core has a clock speed of 1 GHz.

XMOS produces a multi-core multi-threaded line of processor well suited to DSP operations, They come in various speeds ranging from 400 to 1600 MIPS. The processors have a multi-threaded architecture that allows up to 8 real-time threads per core, meaning that a 4 core device would support up to 32 real time threads. Threads communicate between each other with buffered channels that are capable of up to 80 Mbit/s. The devices are easily programmable in C and aim at bridging the gap between conventional micro-controllers and FPGAs

CEVA, Inc. produces and licenses three distinct families of DSPs. Perhaps the best known and most widely deployed is the CEVA-TeakLite DSP family, a classic memory-based architecture, with 16-bit or 32-bit word-widths and single or dual MACs. The CEVA-X DSP family offers a combination of VLIW and SIMD architectures, with different members of the family offering dual or quad 16-bit MACs. The CEVA-XC DSP family targets Software-defined Radio (SDR) modem designs and leverages a unique combination of VLIW and Vector architectures with 32 16-bit MACs.

Analog Devices produce the SHARC-based DSP and range in performance from 66 MHz/198 MFLOPS (million floating-point operations per second) to 400 MHz/2400 MFLOPS. Some models support multiple multipliers and ALUs, SIMD instructions and audio processing-specific components and peripherals. The Blackfin family of embedded digital signal processors combine the features of a DSP with those of a general use processor. As a result, these processors can run simple operating systems like μCLinux, velocity and Nucleus RTOS while operating on real-time data. The SHARC-based ADSP-210xx provides both delayed branches and non-delayed branches.[21]

NXP Semiconductors produce DSPs based on TriMedia VLIW technology, optimized for audio and video processing. In some products the DSP core is hidden as a fixed-function block into a SoC, but NXP also provides a range of flexible single core media processors. The TriMedia media processors support both fixed-point arithmetic as well as floating-point arithmetic, and have specific instructions to deal with complex filters and entropy coding.

CSR produces the Quatro family of SoCs that contain one or more custom Imaging DSPs optimized for processing document image data for scanner and copier applications.

Microchip Technology produces the PIC24 based dsPIC line of DSPs. Introduced in 2004, the dsPIC is designed for applications needing a true DSP as well as a true microcontroller, such as motor control and in power supplies. The dsPIC runs at up to 40MIPS, and has support for 16 bit fixed point MAC, bit reverse and modulo addressing, as well as DMA.

Most DSPs use fixed-point arithmetic, because in real world signal processing the additional range provided by floating point is not needed, and there is a large speed benefit and cost benefit due to reduced hardware complexity. Floating point DSPs may be invaluable in applications where a wide dynamic range is required. Product developers might also use floating point DSPs to reduce the cost and complexity of software development in exchange for more expensive hardware, since it is generally easier to implement algorithms in floating point.

Generally, DSPs are dedicated integrated circuits; however DSP functionality can also be produced by using field-programmable gate array chips (FPGAs).

Embedded general-purpose RISC processors are becoming increasingly DSP like in functionality. For example, the OMAP3 processors include an ARM Cortex-A8 and C6000 DSP.

In Communications a new breed of DSPs offering the fusion of both DSP functions and H/W acceleration function is making its way into the mainstream. Such Modem processors include ASOCS ModemX and CEVA's XC4000.

In May 2018, Huarui-2 designed by Nanjing Research Institute of Electronics Technology of China Electronics Technology Group passed acceptance. With a processing speed of 0.4 TFLOPS, the chip can achieve better performance than current mainstream DSP chips.[22] The design team has begun to create Huarui-3, which has a processing speed in TFLOPS level and a support for artificial intelligence.[23]

See also

edit

References

edit
  1. ^ Dyer, Stephen A.; Harms, Brian K. (13 August 1993). "Digital Signal Processing". In Yovits, Marshall C. (ed.). Advances in Computers. Vol. 37. Academic Press. pp. 59–118. doi:10.1016/S0065-2458(08)60403-9. ISBN 978-0120121373. ISSN 0065-2458. LCCN 59015761. OCLC 858439915. OL 10070096M.
  2. ^ Liptak, B. G. (2006). Process Control and Optimization. Instrument Engineers' Handbook. Vol. 2 (4th ed.). CRC Press. pp. 11–12. ISBN 978-0849310812 – via Google Books.
  3. ^ a b c d e "1979: Single Chip Digital Signal Processor Introduced". The Silicon Engine. Computer History Museum. Retrieved 14 October 2019.
  4. ^ a b c Taranovich, Steve (August 27, 2012). "30 years of DSP: From a child's toy to 4G and beyond". EDN. Retrieved 14 October 2019.
  5. ^ a b Ingrid Verbauwhede; Patrick Schaumont; Christian Piguet; Bart Kienhuis (2025-08-07). "Architectures and Design techniques for energy efficient embedded DSP and multimedia processing" (PDF). rijndael.ece.vt.edu. Retrieved 2025-08-07.
  6. ^ Beyond Frontiers Broadgate Publications (September 2016) pp22
  7. ^ "Memory and DSP Processors".
  8. ^ ""DSP processors: memory architectures"". Archived from the original on 2025-08-07. Retrieved 2025-08-07.
  9. ^ "Architecture of the Digital Signal Processor"
  10. ^ "ARC XY Memory DSP Option".
  11. ^ "Zero Overhead Loops".
  12. ^ "ADSP-BF533 Blackfin Processor Hardware Reference". p. 4-15.
  13. ^ "Understanding Advanced Processor Features Promotes Efficient Coding".
  14. ^ Uh, Gang-Ryung; Wang, Yuhong; Whalley, David; Jinturkar, Sanjay; Burns, Chris; Cao, Vincent (2000). "Techniques for Effectively Exploiting a Zero Overhead Loop Buffer" (PDF). Compiler Construction. Lecture Notes in Computer Science. Vol. 1781. pp. 157–172. doi:10.1007/3-540-46423-9_11. ISBN 978-3-540-67263-0.
  15. ^ "Speak & Spell, the First Use of a Digital Signal Processing IC for Speech Generation, 1978". IEEE Milestones. IEEE. Retrieved 2025-08-07.
  16. ^ Bogdanowicz, A. (2025-08-07). "IEEE Milestones Honor Three". The Institute. IEEE. Archived from the original on 2025-08-07. Retrieved 2025-08-07.
  17. ^ Khan, Gul N.; Iniewski, Krzysztof (2017). Embedded and Networking Systems: Design, Software, and Implementation. CRC Press. p. 2. ISBN 9781351831567.
  18. ^ Alberto Luis Andres. "Digital Graphic Audio Equalizer". p. 48.
  19. ^ "Archived copy" (PDF). Archived from the original (PDF) on 2025-08-07. Retrieved 2025-08-07.{{cite web}}: CS1 maint: archived copy as title (link)
  20. ^ "NEC Electronics Inc. μPD77C20A, 7720A, 77P20 Digital Signal Processors". p. 1. Retrieved 2025-08-07.
  21. ^ "Introduction of ADSP-21000 Family digital signal processors" (PDF). p. 6. Retrieved 2025-08-07.
  22. ^ "国产新型雷达芯片华睿2号与组网中心同时亮相-科技新闻-中国科技网首页". 科技日报. Retrieved 2 July 2018.
  23. ^ 王珏玢. "全国产芯片华睿2号通过"核高基"验收-新华网". Xinhua News Agency. 南京. Archived from the original on May 26, 2018. Retrieved 2 July 2018.
edit
念珠菌阳性是什么意思 兽中之王是什么动物 我用什么留住你 四大神兽是什么动物 羊肉什么季节吃最好
牛尾炖什么最好 二甲苯是什么 花肠是母猪的什么部位 什么的尾巴有什么作用 脱脂乳是什么意思
右手发麻是什么病的前兆 音节是指什么 抖腿是什么毛病 什么奶粉跟母乳一个味 喝山楂泡水有什么功效
迷走神经是什么 什么是大健康 脑供血不足用什么药效果最好 人流后需要注意什么 宝路华手表什么档次
说梦话是什么原因引起的hcv8jop8ns3r.cn 300分能上什么大学hcv7jop5ns5r.cn 国家主席是什么级别hcv8jop1ns9r.cn 叉烧是什么意思ff14chat.com 声泪俱下是什么意思hanqikai.com
铁皮石斛治什么病hanqikai.com 出血线是什么意思hcv8jop0ns0r.cn haccp是什么认证hcv8jop1ns8r.cn 激素脸是什么样子hcv9jop1ns9r.cn 手发抖是什么原因yanzhenzixun.com
做梦剪头发是什么意思weuuu.com 六月份是什么季节hcv9jop1ns1r.cn 内服什么可以美白全身hcv9jop1ns1r.cn 黄连泡水喝有什么功效hcv8jop9ns7r.cn 避孕药什么时候吃有效hcv9jop6ns8r.cn
两胸之间是什么部位hcv7jop9ns7r.cn 肾错构瘤是什么病hcv8jop9ns2r.cn 85年是什么年hcv9jop4ns7r.cn 脸颊为什么会凹陷wuhaiwuya.com 湖北有什么好玩的hcv8jop7ns1r.cn
百度